WorldCat Linked Data Explorer

http://worldcat.org/entity/work/id/1194166179

High-Performance D / Application to Digital Transceivers

Open All Close All

http://schema.org/about

http://schema.org/description

  • "This book deals with modeling and implementation of high performance, current-steering D/A-converters for digital transceivers in nanometer CMOS technology. In the first part, the fundamental performance limitations of current-steering DACs are discussed. Based on simplified models, closed-form expressions for a number of basic non-ideal effects are derived and tested. With the knowledge of basic performance limits, the converter and system architecture can be optimized in an early design phase, trading off circuit complexity, silicon area and power dissipation for static and dynamic performance. The second part describes four different current-steering DAC designs in standard 130 nm CMOS. The converters have a resolution in the range of 12-14 bits for an analog bandwidth between 2.2 MHz and 50 MHz and sampling rates from 100 MHz to 350 MHz. Dynamic-Element-Matching (DEM) and advanced dynamic current calibration techniques are employed to minimize the required silicon area."
  • "This book deals with modeling and implementation of high performance, current-steering D/A-converters for digital transceivers in nanometer CMOS technology. In the first part, the fundamental performance limitations of current-steering DACs are discussed. Based on simplified models, closed-form expressions for a number of basic non-ideal effects are derived and tested. With the knowledge of basic performance limits, the converter and system architecture can be optimized in an early design phase, trading off circuit complexity, silicon area and power dissipation for static and dynamic performance. The second part describes four different current-steering DAC designs in standard 130 nm CMOS. The converters have a resolution in the range of 12-14 bits for an analog bandwidth between 2.2 MHz and 50 MHz and sampling rates from 100 MHz to 350 MHz. Dynamic-Element-Matching (DEM) and advanced dynamic current calibration techniques are employed to minimize the required silicon area."

http://schema.org/genre

  • "Electronic books"
  • "Electronic books"@en
  • "Ressources Internet"

http://schema.org/name

  • "High-performance D-A-converters application to digital transceivers"
  • "High-Performance D / Application to Digital Transceivers"@en
  • "High-performance D/A-converters : application to digital transceivers"
  • "High-performance D/A-converters : application to digital transceivers"@en
  • "High-performance D/A-converters application to digital transceivers"
  • "High-Performance D/A-Converters Application to Digital Transceivers"
  • "High-performance d/a-converters : application to digital transceivers"@en